8/17/2018 Vector1 - HDLBits

# Vector1 O

← vector0 (/wiki/vector0)

vector2○ (/wiki/vector2) →

Vectors are used to group related signals using one name to make it more convenient to manipulate. For example, wire [7:0] w; declares an 8-bit vector named w that is equivalent to having 8 separate wires.

#### **Contents**

- 1 Declaring Vectors
  - 1.1 Implicit nets
  - 1.2 Unpacked vs. Packed Arrays
- 2 Accessing Vector Elements: Part-Select
- 3 A Bit of Practice

## **Declaring Vectors**

Vectors must be declared:

```
type [upper:lower] vector_name;
```

type specifies the datatype of the vector. This is usually wire or reg. If you are declaring a input or output port, the type can additionally include the port type (e.g., input or output) as well. Some examples:

The endianness (or, informally, "direction") of a vector is whether the least significant bit has a lower index (little-endian, e.g., [3:0]) or a higher index (big-endian, e.g., [0:3]). In Verilog, once a vector is declared with a particular endianness, it must always be used the same way. e.g., writing vec[0:3] when vec is declared wire [3:0] vec; is illegal. Being consistent with endianness is good practice, as weird bugs occur if vectors of different endianness are assigned or used together.

### **Implicit nets**

Implicit nets are often a source of hard-to-detect bugs. In Verilog, net-type signals can be implicitly created by an assign statement or by attaching something undeclared to a module port. Implicit nets are always one-bit wires and causes bugs if you had intended to use a vector. Disabling creation of implicit nets can be done using the `default\_nettype none directive.

```
wire [2:0] a, c; // Two vectors assign a = 3'b101; // a = 101 assign b = a; // b = 1 implicitly-created wire assign c = b; // c = 001 <-- bug my_module i1 (d,e); // d and e are implicitly one-bit wide if not declared.

// This could be a bug if the port was intended to be a vector.
```

Adding `default\_nettype none would make the second line of code an error, which makes the bug more visible.

#### **Unpacked vs. Packed Arrays**

You may have noticed that in *declarations*, the vector indices are written *before* the vector name. This declares the "packed" dimensions of the array, where the bits are "packed" together into a blob (this is relevant in a simulator, but not in hardware). The *unpacked* dimensions are declared *after* the name. They are generally used to declare memory arrays. Since ECE253 didn't cover memory arrays, we have not used packed arrays in this course. See http://www.asic-world.com/systemverilog/data\_types10.html (http://www.asic-world.com/systemverilog/data\_types10.html) for more details.

```
reg [7:0] mem [255:0]; // 256 unpacked elements, each of which is a 8-bit packed vector of reg.
reg mem2 [28:0]; // 29 unpacked elements, each of which is a 1-bit reg.
```

# **Accessing Vector Elements: Part-Select**

Accessing an entire vector is done using the vector name. For example:

```
assign w = a;
```

takes the entire 4-bit vector a and assigns it to the entire 8-bit vector w (declarations are taken from above). If the lengths of the right and left sides don't match, it is zero-extended or truncated as appropriate.

The part-select operator can be used to access a portion of a vector:

```
 w[3:0] \hspace{1cm} // \hspace{1cm} \text{Only the lower 4 bits of w} \\ x[1] \hspace{1cm} // \hspace{1cm} \text{The lowest bit of x} \\ x[1:1] \hspace{1cm} // \hspace{1cm} ... \hspace{1cm} \text{also the lowest bit of x} \\ z[-1:-2] \hspace{1cm} // \hspace{1cm} \text{Two lowest bits of z} \\ b[3:0] \hspace{1cm} // \hspace{1cm} \text{Illegal. Vector part-select must match the direction of the declaration.} \\ b[0:3] \hspace{1cm} // \hspace{1cm} \text{The *upper* 4 bits of b.} \\ assign w[3:0] = b[0:3]; \hspace{1cm} // \hspace{1cm} \text{Assign upper 4 bits of b to lower 4 bits of w.} \\ w[3] = b[0], \hspace{1cm} w[2] = b[1], \hspace{1cm} \text{etc.}
```

## A Bit of Practice

Build a combinational circuit that splits an input half-word (16 bits, [15:0]) into lower [7:0] and upper [15:8] bytes.

# Write your solution here

Submit

Submit (new window)

Upload a source file... ¥

### **Solution**

Complete problem first to see solution

vector2○ (/wiki/vector2) →

Retrieved from "http://hdlbits.01xz.net/mw/index.php?title=Vector1&oldid=1684 (http://hdlbits.01xz.net/mw/index.php?title=Vector1&oldid=1684)"

### **Problem Set Contents**

Getting Started

#### **▼ Verilog Language**

- ▶ Basics
- ▼ Vectors
  - ✔ Vectors (/wiki/vector0)
  - Vectors in more detail (/wiki/vector1)
  - O Vector part select (/wiki/vector2)
  - O Bitwise operators (/wiki/vectorgates)
  - O Four-input gates (/wiki/gates4)
  - O Vector concatenation operator (/wiki/vector3)
  - O Vector reversal 1 (/wiki/vectorr)
  - O Replication operator (/wiki/vector4)
  - O More replication (/wiki/vector5)
- ▶ Modules: Hierarchy
- ▶ Procedures
- ▶ More Verilog Features
- ▶ Circuits
- ▶ Verification: Reading Simulations
- ▶ Verification: Writing Testbenches